

# 171MHz Two Channel Signal Generator Model 409B/02



The 409B/02 is a 171MHz Two Channel Direct Digital Synthesized Signal Generator in a small table top case. The 409B generates four output signals simultaneously up to 171MHz in 0.1Hz steps under RS232 control. Each frequency has two outputs: one sine wave and one LVCMOS. The RS232 interface uses simple text commands to control the module and allows non-volatile storage of all settings. The 409B/02 is equipped with a  $\pm 1.5$ ppm on-board VCTCXO clock and can accept an external clock source up to 500MHz.

# Specifications:

# **OUTPUTS**

TYPES: Two Sine and two LVCMOS simultaneously (LVCMOS paired with adjacent Slne). Outputs are phase-synchronous. IMPEDANCE: Sine:  $50\Omega$ ; LVCMOS:  $50\Omega$ .

RANGE: 0.1Hz to 171MHz in 0.1Hz steps (Sine out, int. clock). SINE AMPLITUDE: approximately  $1V_{pp}$  (+4dBm) into  $50\Omega$ . Programmable from 0/1024 to 1023/1024 of Full Scale (10-bits), or by scale factors of 1/2, 1/4, or 1/8.

PHASE: Each channel 14-bits programmable.

FLATNESS: ±3dB from 1kHz to 150MHz referenced to amplitude at 35MHz, full scale.

SINE: Output on BNCs 0 and 2. Corresponding LVCMOS are on BNCs 1 and 3.

#### LVCMOS AMPLITUDE (consult factory for availability)

 $V_{oh} >= 2.4 V$  and  $V_{ol} <= 0.4 V$  when series terminated. Rise and fall times <1.5ns with <15pF load. (specified: >1MHz, <125MHz)

#### CONTROL

All output frequencies (32-bits), amplitudes (10-bits) and phases (14-bits) are independently controlled by an RS232 serial port at 19.2kbaud. All settings can be saved in non-volatile memory.

### **ACCURACY AND STABILITY**

Accuracy: <±1.5ppm at 10 to 40°C. Stable to an additional ±1ppm per year, 18 to 28°C. (Internal Clock)

#### **EXTERNAL CLOCK IN**

LEVEL: 0.2 to 0.5Vrms Sine or Square Wave.  $50\Omega$ . FREQUENCY: 10MHz to 125MHz with PLL clock multiplier of 4 to 20 enabled. Direct input of 1MHz to 500MHz.

**SPECTRAL PURITY** (Typ. 50Ω load, internal clock, full-

scale output)

Phase Noise: <-120dBc, 10kHz offset, 5MHz out. Spurious: <-60dBc below 10MHz (typ. 300MHz span)

<-60dBc below 40MHz <-55dBc below 80MHz <-50dBc below 160MHz

Harmonic: <-65dBc below 1MHz

<-55dBc below 20MHz <-45dBc below 80MHz <-35dBc below 160MHz (channel-channel isolation: <-60dBc)

#### POWER REQUIREMENTS

+4.75 to +5.25V@<750mA. AC-adapter provided.

# SIZE

39mm H, 107mm W, 172mm L, not including connectors.

#### CONNECTORS

BNC for Outputs and EXT CLK IN. 2.5mm center positive for +5VDC power. DE9 for Serial Control.

#### OTHER MODELS

Model 409B-AC has four different frequencies and adds two rear-panel SMA connectors for external control of output update and table timing (see AN002). The Model 409B has four frequencies and deletes the rear panel control.

28-Nov-2009

Table 2: RS232 Serial Commands, 409B/02

| RS232 Command                | Function                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Fn xxx.xxxxxxx               | Set Frequency of output "n" in MHz to nearest 0.1Hz. Decimal point required. Set to 0.00 to turn off a channel. n=2, 3. Maximum setting: 171.1276031MHz. Single tone mode.                                                                                                                                                                                                                                                 |
| Pn N                         | Set Phase. N is an integer from 0 to 16383. Phase is set to N*360°/16384 or N* $\pi$ /8192 radians. Sets the relative phase of the frequency output depending upon the value of n=2, 3. Single tone mode.                                                                                                                                                                                                                  |
| Εx                           | Serial echo control. x=D for Echo <b>D</b> isable, x=E for Echo <b>E</b> nable                                                                                                                                                                                                                                                                                                                                             |
| Сх                           | Select clock source. x=E for External clock, x=I for Internal Clock. May require adjustment of Kp and external filtering of output.                                                                                                                                                                                                                                                                                        |
| R                            | Reset. This command resets the 409B. EEPROM data is preserved and, if valid, is used upon restart. This is the same as cycling power.                                                                                                                                                                                                                                                                                      |
| CLR                          | Clear. This command clears the EEPROM valid flag and restores all factory default values.                                                                                                                                                                                                                                                                                                                                  |
| Αx                           | x=E for LVCMOS <b>E</b> nable, x=D for LVCMOS <b>D</b> isable. The LVCMOS is at the same frequency as the corresponding Sine Wave output (specified for >=1 MHz).                                                                                                                                                                                                                                                          |
| S                            | Saves current state into EEPROM and sets valid flag. State used as default upon next power up or reset. Use the "CLR" command to return to default values.                                                                                                                                                                                                                                                                 |
| QUE                          | Return present frequency, phase and status. Returns a character string of all internal settings.                                                                                                                                                                                                                                                                                                                           |
| M N                          | Mode command. Mode '0' is single tone on all channels (default). This is the only mode available on the 409B/02.                                                                                                                                                                                                                                                                                                           |
| Vn N                         | Set voltage level of output. In default, the amplitude is set to the maximum: approximately $1V_{pp}$ (+4dBm) into $50\Omega$ . N can range from 0 (off) to 1023 (no decimal point allowed). Voltage level is scaled by N/1023. n=2, 3 to set the amplitude on frequency 2 or 3. If N >=1024, the scaling is turned off and the selected output is set to full scale.                                                      |
| Vs N                         | Set the output scaling factor. N=1 for full scale, N=2 for one half scale, N=4 for one quarter scale and N=8 for one eighth scale. All channels are scaled equally.                                                                                                                                                                                                                                                        |
| Кр аа                        | Set PLL reference multiplier constant. Must be one Hexadecimal byte as two characters. Legal values are 1 (bypass PLL) and 4 to 20 ( $01_h$ , $04_h$ to $14_h$ ). Values of Kp times clock frequency must not be between 160MHz and 255MHz (for internal clock, this disallows 5<=Kp<= 9).                                                                                                                                 |
| Ιx                           | Set the I/O update pulse method. If x=a, then an I/O update is issued at the end of each serial command (default). If x=m, then a manual I/O update pulse is sent by a subsequent 'I p' command.                                                                                                                                                                                                                           |
| B aa[bb[cc[dd[ee[ff[gg]]]]]] | This <b>B</b> yte command allows each register in the DDS chip to be set. Different registers require a various number of bytes to be written depending upon the function. Please consult the manual for details. Note that it is possible to set the DDS chip into a non-function mode, requiring a power cycle to recover. All values are in hexadecimal and no error checking, other than correct format, is performed. |

# Table Mode Details.

The Model 409B and 409B-AC (the 409B/02 does not have the table mode) contain on-board static RAM capable of storing up to 32,768 profile points. Each point contains phase, frequency, amplitude and dwell time information. The on-board microcomputer reads this RAM and programs the DDS ASIC per the profile point data. The profile can be set to loop continuously or to hold at the last point, until interrupted by a subsequent command. The table mode is toggled on and off by an 'M t' command from the serial port and executes customer provided profile points. 'M 0' always turns off the table and returns to single tone mode. The 409B starts execution of the profile immediately upon a receipt of 'M t' following an 'M 0'.

The command sequence is of this form (comments after the ';' are not sent to the 409B, but are here for explanation purposes):

```
M 0
                                             turns off running table mode;
t0 0000 aabbccdd, eeff, gghh, ii
                                              ;F0 profile point 0
t1 0000 aabbccdd, eeff, gghh, ii
                                             ;F1 profile point 0
t0 0001 aabbccdd, eeff, gghh, ii
                                             ;F0 profile point 1
t1 0001 aabbccdd, eeff, gghh, ii
                                              ;F1 profile point 1
t0 3fff aabbccdd, eeff, gghh, ii
                                             ;F0 profile point 0x3fff
                                             ;F1 profile point 0x3fff
t1 3fff aabbccdd, eeff, gghh, ii
                                              ;begin execution of table
M t.
```

; '0000' two byte RAM address, T0 and T1 must be paired with same address

; 'aabbccdd' four bytes frequency, hexadecimal, MSB first, 4 bytes. 0.1Hz resolution on LSB

; 'eeff' phase offset, hexadecimal, MSB first, only 14-bits active, top two bits are ignored

; 'qqhh' amplitude scale, MSB first, only 10-bits active. Amplitude is scaled per above.

; 'ii' dwell time, MSB first, in increments of  $100\mu s$ . 0x00=loop back to start, 0xff=hold present setting. Each T0-T1 pair must have the same dwell.

The ', ' (comma) in each record is used as a delimiter and must be included as shown. The inputs are not case sensitive. Subsequent 'M  $\pm$ ' commands will toggle the execution of the table on and off. Upon execution of the table, the output will always begin with address 0000 and progress until it encounters an 0xff or 0x00 in a dwell position. The last record in a table mode will be executed for 100 $\mu$ s if the dwell is set to 00.

The current values stored in RAM can be read back by the "Dn aaaa" command. N=0 or 1 and "aaaa" is the address.

The RAM table is backed-up by a "supercap" for a minimum of 10 minutes.